

# **IMX185 Sensor Design Reference**

**Issue** 01

**Date** 2014-12-30

### Copyright © HiSilicon Technologies Co., Ltd. 2014. All rights reserved.

No part of this document may be reproduced or transmitted in any form or by any means without prior written consent of HiSilicon Technologies Co., Ltd.

### **Trademarks and Permissions**



HISILICON, and other HiSilicon icons are trademarks of HiSilicon Technologies Co., Ltd.

All other trademarks and trade names mentioned in this document are the property of their respective holders.

### **Notice**

The purchased products, services and features are stipulated by the contract made between HiSilicon and the customer. All or part of the products, services and features described in this document may not be within the purchase scope or the usage scope. Unless otherwise specified in the contract, all statements, information, and recommendations in this document are provided "AS IS" without warranties, guarantees or representations of any kind, either express or implied.

The information in this document is subject to change without notice. Every effort has been made in the preparation of this document to ensure accuracy of the contents, but all statements, information, and recommendations in this document do not constitute a warranty of any kind, express or implied.

### HiSilicon Technologies Co., Ltd.

Address: Huawei Industrial Base

> Bantian, Longgang **Shenzhen 518129**

People's Republic of China

Website: http://www.hisilicon.com

Email: support@hisilicon.com

# 1.1 Schematic Diagram

1. The IMX185 sensor analog power supply is susceptible to interference. This section describes the recommended power supply design.

Figure 1-1 Power tree



The recommended power chip is the low-noise low dropout regulator (LDO) such as the TPS79X01 series. Figure 1-1 shows the power tree.

The 3.3 V analog power supply AVDD\_3V3 directly obtains power from the image signal processor (ISP) end. An LC filter circuit must be placed before the 3.3 V analog power supply to reduce the noise. A 4.7  $\mu$ H inductor with shielding and two 220  $\mu$ F capacitors are used, as shown in Figure 1-2. If there is an available 5 V power supply, it is recommended that the LDO convert the 5 V power supply into 3.3 V power supply and the 3.3 V power be supplied to AVDD\_3V3. If horizontal stripes appear on sensor pictures, reduce the noise of the 3.3 V analog power supply.



Figure 1-2 AVDD\_3V3 power processing



The AVDD\_3V3 analog power supply is easily affected by the noise of the DVDD\_1V2 power supply through the crosstalk between them. It is recommended that an LC filter circuit be added to the LDO input end (AVDD\_3V3) of DVDD\_1V2. A 4.7  $\mu$ H inductor with shielding and two 220  $\mu$ F capacitors are used, as shown in Figure 1-3.

Figure 1-3 DVDD\_1V2 power processing



- 2. During the design of filter capacitors for the power pins, ensure that one large filter capacitor and one small one connect to the power pins of AVDD\_3V3 and DVDD\_1V2, as shown in Figure 1-5.
  - A 4.7  $\mu F$  capacitor and a 100 nF capacitor connects to each power pin of AVDD\_3V3 and DVDD\_1V2.
- 3. For other power pins that are sensitive to the power noise, ensure that a capacitor connects to each power pin of VCP, VRL, and VCAP, as shown in Figure 1-4. The recommended capacitance is 4.7 µF. If scroll horizontal stripes appear on sensor picture, enlarge the capacitance of the filter capacitor at each pin of VCP, VRL, and VCAP.



As short as possible As short as possible VCP1 VCAP1 1 uF GND VCAP2 VRL1 As short as possible 1 uF VCP2 VCAP5 GND 1 uF VRL2 VCAP6 1 uF VCAP7 OV<sub>DD</sub> 1.8 V 1 uF VCAP8 H1 TEST1 1 uF VCAP9 Open TEST2 GND

Figure 1-4 Capacitor design for other power pins that are sensitive to the power noise





**Figure 1-5** Filter capacitor design for power pins

## 1.2 PCB Design

1. Design of the AVDD\_3V3 analog power supply

For the analog power supply, the power is separately supplied to each analog power pin and the traces are routed as wide as possible. The yellow part in Figure 1-6 shows the separate trace from the AVDD\_3V3 analog power supply to the VDDH pin.

Figure 1-6 Design of the AVDD\_3V3 analog power supply



An example of A6.pin and A9.pin wiring patterns (With 3-terminal regulator)



### 2. Capacitor layout

Ensure that a 100 nF capacitor and a 4.7  $\mu$ F capacitor (0402 package) is closely placed at each power pin. If the space is limited, choose the 100 nF capacitor.

The filter capacitors for pins of the analog power supply must be connected to power and GND planes through separate vias and cannot be connected to components on the



surrounding electrical network on the bottom side. Figure 1-7 shows the capacitor layout and via processing method for the AVDD\_3V3. The yellow part indicates the AVDD\_3V3 analog power supply and the red part indicates capacitors.

The filter capacitors at each pin of VCP, VRL, and VCAP must be connected to GND through separate vias and cannot be connected to components on the surrounding electrical network on the bottom side.

Figure 1-7 Capacitor layout



### 3. Connecting to the GND

It is recommended that the filter capacitors for sensor power pins be connected to GND through separate vias. The red rectangle region in Figure 1-8 indicates the filter capacitors for the power pins, which need to be connected to GND through separate vias. Minimize the return path and avoid the loop.



Figure 1-8 Connecting to the GND







4. The digital signal traces should be routed far from the analog power supply.
In Figure 1-9, the yellow region indicates the AVDD\_3V3 analog power supply and the red region indicates the signal traces

Figure 1-9 Digital signal processing



